Rell No. ..... Total No. of Pages: 2 ## BT-4/M11 8401 ## Computer Architecture & Organizations ## Paper—CSE-202E Time: Three Hours] [Maximum Marks: 100 Note: Attempt any FIVE questions in all, selecting at least ONE question from each Unit ## UNIT-I Define addressing modes. Classify and explain with examples. - Describe Flynn's classification of computer architecture. - A program run on a 40 MHz CPU with the instruction mix 2. and corresponding clock cycle count\_as given in the table. Determine: - Effective CPI - **Execution Time** - MIPS rate for the program. 10 | Instruction Type | Clock Cycle | Instruction | | |--------------------|-------------|-------------|--| | | Count | Count | | | Integer Arithmetic | 1 | 45000 | | | Floating Point | 2 | 32000 | | | Data Transfer | 2 | 15000 | | | Control Transfer | 2 | 8000 | | Explain the Booth's algorithm by taking suitable example. Also draw the flow chart. 10 8401 (Contd.) | | | | UNIT—II | | | | |---------------------------------------------|------|-----------------------------------------------------------|--------------------------------------------------------------------------------------------------------|-----------|--|--| | | 3. | <b>(i)</b> | What do you mean by non-pipelined CPU architecture? relevant in today's scenario? Justify your answer. | Is it | | | | | | (ii) | | | | | | | | (11) | Design a 4-stage instruction pipeline and show how performance is improved over sequential execution. | _ | | | | | 4. | (i) | | 10 | | | | | ₹. | | Write the steps followed in Fetch-Decode-Execute cycle. | 10 | | | | | | (ï) | Differentiate between Hardwired control and Micro programs control. | med<br>10 | | | | | | | UNIT—III | •• | | | | 5. A two-way set associative cache memory u | | | vo-way set associative cache memory uses blocks of four wo | rds. | | | | | | The cache can accommodate a total of 2048 words from main | | | | | | | | mer | mory. The memory size is 128 K × 32. | | | | | | | (i) | Formulate all pertinent information required to constuct the ca | iche | | | | , | | | memory. | 10 | | | | | | (ï) | What is size of cache memory? | 10 | | | | | 6. | (i) | Differentiate between expansion and extension of memory. | 10 | | | | | | (ii) | Describe organisation of a typical RAM chip. Different between static RAM and dynamic RAM. | | | | | | | | UNIT—IV | 10 | | | | | ż | ca. | * | | | | | 7. (i) | | (i) | Define stack with applications, show how a stack can | | | | | | | | implemented using auto increment and auto decrem | | | | | | | *** | addressing modes. http://www.kuonline.in | 10 | | | | | | (ii) | Write short notes on memory reference, CPU reference an | | | | | | | | O reference. | 10 | | | | | 8. | (i) | What are instruction formats? Explain need of various type | sof | | | | | | | instruction format with example. | 10 | | | | | | (ii) | What is the difference between a software interrupt an | d a | | | | | | | subroutine call? Give example of internal and exter | mal | | | | | | | interrupt. | 10 | | | | | 840] | | 2 | 2600 | | |